|1–4 per cluster, multiple clusters|
|80 KiB (48 KiB I-cache with parity, 32 KiB D-cache with ECC) per core|
|512 KiB to 2 MiB|
The ARM Cortex-A57 is a microarchitecture implementing the ARMv8-A 64-bit instruction set designed by ARM Holdings. The Cortex-A57 is an out-of-order superscalar pipeline. It is available as SIP core to licensees, and its design makes it suitable for integration with other SIP cores (e.g. GPU, display controller, DSP, image processor, etc.) into one die constituting a system on a chip (SoC).
In January 2014, AMD announced the Opteron A1100. Intended for servers, the A1100 has four or eight Cortex-A57 cores, support for up to 128 GiB of DDR3 or DDR4 RAM, an eight-lane PCIe controller, eight SATA (6 Gbit/s) ports, and two 10GigE ports. The A1100 series was released in January 2016, with four and eight core versions.